SOLUTIONS 41

# CHAPTER 3

# Exercise 3.1



# Exercise 3.3



### Exercise 3.5



### Exercise 3.7

The circuit is sequential because it involves feedback and the output depends on previous values of the inputs. This is a SR latch. When  $\overline{S}=0$  and  $\overline{R}=1$ , the circuit sets Q to 1. When  $\overline{S}=1$  and  $\overline{R}=0$ , the circuit resets Q to 0. When both  $\overline{S}$  and  $\overline{R}$  are 1, the circuit remembers the old value. And when both  $\overline{S}$  and  $\overline{R}$  are 0, the circuit drives both outputs to 1.

### Exercise 3.9



### Exercise 3.11

If A and B have the same value, C takes on that value. Otherwise, C retains its old value.

### Exercise 3.13



### Exercise 3.15



#### Exercise 3.17

If N is even, the circuit is stable and will not oscillate.

### Exercise 3.19

The system has at least five bits of state to represent the 24 floors that the elevator might be on.

### Exercise 3.21

The FSM could be factored into four independent state machines, one for each student. Each of these machines has five states and requires 3 bits, so at least 12 bits of state are required for the factored design.

### Exercise 3.23

This finite state machine asserts the output Q when A AND B is TRUE.

| state | encoding<br><sup>8</sup> 1:0 |
|-------|------------------------------|
| S0    | 00                           |
| S1    | 01                           |
| S2    | 10                           |

TABLE 3.1 State encoding for Exercise 3.23

| curren                | t state               | i n p | u t s | n e x t | state           | output |
|-----------------------|-----------------------|-------|-------|---------|-----------------|--------|
| <i>s</i> <sub>1</sub> | <i>s</i> <sub>0</sub> | а     | b     | s ' 1   | s' <sub>0</sub> | q      |
| 0                     | 0                     | 0     | X     | 0       | 0               | 0      |
| 0                     | 0                     | 1     | X     | 0       | 1               | 0      |
| 0                     | 1                     | X     | 0     | 0       | 0               | 0      |
| 0                     | 1                     | X     | 1     | 1       | 0               | 0      |
| 1                     | 0                     | 1     | 1     | 1       | 0               | 1      |
| 1                     | 0                     | 0     | 0     | 0       | 0               | 0      |
| 1                     | 0                     | 0     | 1     | 0       | 0               | 0      |
| 1                     | 0                     | 1     | 0     | 0       | 0               | 0      |

TABLE 3.2 Combined state transition and output table with binary encodings for Exercise 3.23

$$S'_{1} = \overline{S_{1}}S_{0}B + S_{1}AB$$
  
$$S'_{0} = \overline{S_{1}}\overline{S_{0}}A$$

$$Q' = S_1 A B$$



# Exercise 3.25



| state | encoding<br><sup>8</sup> 1:0 |
|-------|------------------------------|
| S0    | 000                          |
| S1    | 001                          |

TABLE 3.3 State encoding for Exercise 3.25

| state | encoding<br><sup>8</sup> 1:0 |
|-------|------------------------------|
| S2    | 010                          |
| S3    | 100                          |
| S4    | 101                          |

TABLE 3.3 State encoding for Exercise 3.25

| с   | irrent sta     | t e            | input | n     | ext state       | е               | output |
|-----|----------------|----------------|-------|-------|-----------------|-----------------|--------|
| s 2 | s <sub>1</sub> | s <sub>0</sub> | a     | s ' 2 | s' <sub>1</sub> | s' <sub>0</sub> | q      |
| 0   | 0              | 0              | 0     | 0     | 0               | 0               | 0      |
| 0   | 0              | 0              | 1     | 0     | 0               | 1               | 0      |
| 0   | 0              | 1              | 0     | 0     | 0               | 0               | 0      |
| 0   | 0              | 1              | 1     | 0     | 1               | 0               | 0      |
| 0   | 1              | 0              | 0     | 1     | 0               | 0               | 0      |
| 0   | 1              | 0              | 1     | 1     | 0               | 1               | 0      |
| 1   | 0              | 0              | 0     | 0     | 0               | 0               | 0      |
| 1   | 0              | 0              | 1     | 0     | 0               | 1               | 1      |
| 1   | 0              | 1              | 0     | 1     | 0               | 0               | 1      |
| 1   | 0              | 1              | 1     | 1     | 0               | 1               | 0      |

TABLE 3.4 Combined state transition and output table with binary encodings for Exercise 3.25

$$S'_{2} = \overline{S_{2}}S_{1}\overline{S_{0}} + S_{2}\overline{S_{1}}S_{0}$$

$$S'_{1} = \overline{S_{2}}\overline{S_{1}}S_{0}A$$

$$S'_{0} = A(\overline{S_{2}}\overline{S_{0}} + S_{2}\overline{S_{1}})$$

$$Q = S_{2}\overline{S_{1}}\overline{S_{0}}A + S_{2}\overline{S_{1}}S_{0}\overline{A}$$



Exercise 3.27



FIGURE 3.1 State transition diagram for Exercise 3.27

49

| current<br>state<br>s <sub>2:0</sub> | n e x t s t a t e |
|--------------------------------------|-------------------|
| 000                                  | 001               |
| 001                                  | 011               |
| 011                                  | 010               |
| 010                                  | 110               |
| 110                                  | 111               |
| 111                                  | 101               |
| 101                                  | 100               |
| 100                                  | 000               |

 TABLE 3.5
 State transition table for Exercise 3.27

$$S_{2} = S_{1}\overline{S_{0}} + S_{2}S_{0}$$

$$S_{1} = \overline{S_{2}}S_{0} + S_{1}\overline{S_{0}}$$

$$S_{0} = \overline{S_{2} \oplus S_{1}}$$

$$Q_{2} = S_{2}$$

$$Q_{1} = S_{1}$$

$$Q_{0} = S_{0}$$



FIGURE 3.2 Hardware for Gray code counter FSM for Exercise 3.27

# Exercise 3.29



FIGURE 3.3 Waveform showing Z output for Exercise 3.29

(b) This FSM is a Mealy FSM because the output depends on the current value of the input as well as the current state.

(c)



FIGURE 3.4 State transition diagram for Exercise 3.29

(Note: another viable solution would be to allow the state to transition from S0 to S1 on BA/0. The arrow from S0 to S0 would then be BA/0.)

| current state           |   |   | nextstate | output |
|-------------------------|---|---|-----------|--------|
| <i>s</i> <sub>1:0</sub> | b | а | s 1:0     | Z      |
| 00                      | X | 0 | 00        | 0      |
| 00                      | 0 | 1 | 11        | 0      |
| 00                      | 1 | 1 | 01        | 1      |
| 01                      | 0 | 0 | 00        | 0      |
| 01                      | 0 | 1 | 11        | 1      |
| 01                      | 1 | 0 | 10        | 1      |
| 01                      | 1 | 1 | 01        | 1      |
| 10                      | 0 | X | 00        | 0      |
| 10                      | 1 | 0 | 10        | 0      |

TABLE 3.6 State transition table for Exercise 3.29

| current state | inputs |   | nextstate | output |
|---------------|--------|---|-----------|--------|
| S 1:0         | b      | а | s 1:0     | Z      |
| 10            | 1      | 1 | 01        | 1      |
| 11            | 0      | 0 | 00        | 0      |
| 11            | 0      | 1 | 11        | 1      |
| 11            | 1      | 0 | 10        | 1      |
| 11            | 1      | 1 | 01        | 1      |

TABLE 3.6 State transition table for Exercise 3.29

$$S'_{1} = \overline{B}A(\overline{S_{1}} + S_{0}) + B\overline{A}(S_{1} + \overline{S_{0}})$$

$$S'_{0} = A(\overline{S_{1}} + S_{0} + B)$$

$$Z = BA + S_{0}(A + B)$$



FIGURE 3.5 Hardware for FSM of Exercise 3.26

**Note:** One could also build this functionality by registering input *A*, producing both the logical AND and OR of input *A* and its previous (registered)

value, and then muxing the two operations using B. The output of the mux is Z: Z = AA prev (if B = 0); Z = A + A prev (if B = 1).

### Exercise 3.31

This finite state machine is a divide-by-two counter (see Section 3.4.2) when X = 0. When X = 1, the output, Q, is HIGH.

| curren                | t state               | input | n e x t         | state           |
|-----------------------|-----------------------|-------|-----------------|-----------------|
| <i>s</i> <sub>1</sub> | <i>s</i> <sub>0</sub> | Х     | s' <sub>1</sub> | s' <sub>0</sub> |
| 0                     | 0                     | 0     | 0               | 1               |
| 0                     | 0                     | 1     | 1               | 1               |
| 0                     | 1                     | 0     | 0               | 0               |
| 0                     | 1                     | 1     | 1               | 0               |
| 1                     | X                     | X     | 0               | 1               |

TABLE 3.7 State transition table with binary encodings for Exercise 3.31

| curren         | t state        | output |
|----------------|----------------|--------|
| s <sub>1</sub> | s <sub>0</sub> | q      |
| 0              | 0              | 0      |
| 0              | 1              | 1      |
| 1              | X              | 1      |

TABLE 3.8 Output table for Exercise 3.31



### Exercise 3.33

(a) First, we calculate the propagation delay through the combinational logic:

$$t_{pd} = 3t_{pd\_XOR}$$
  
= 3 × 100 ps  
= **300 ps**

Next, we calculate the cycle time:

$$T_c \ge t_{pcq} + t_{pd} + t_{\text{setup}}$$
  
 $\ge [70 + 300 + 60] \text{ ps}$   
 $= 430 \text{ ps}$   
 $f = 1 / 430 \text{ ps} = 2.33 \text{ GHz}$ 

(b) 
$$T_c \ge t_{pcq} + t_{pd} + t_{\text{setup}} + t_{\text{skew}}$$
 Thus,  $t_{\text{skew}} \le T_c - (t_{pcq} + t_{pd} + t_{\text{setup}})$ , where  $T_c = 1 / 2 \text{ GHz} = 500 \text{ ps}$   $\le [500 - 430] \text{ ps} = 70 \text{ ps}$ 

(c)

First, we calculate the contamination delay through the combinational logic:

$$t_{cd} = t_{cd\_XOR}$$
$$= 55 \text{ ps}$$

$$\begin{split} t_{ccq} + t_{cd} &> t_{\text{hold}} + t_{\text{skew}} \\ \text{Thus,} \\ t_{\text{skew}} &< (t_{ccq} + t_{cd}) - t_{\text{hold}} \\ &< (50 + 55) - 20 \\ &< \textbf{85 ps} \end{split}$$

(d)



FIGURE 3.6 Alyssa's improved circuit for Exercise 3.33

First, we calculate the propagation and contamination delays through the combinational logic:

$$t_{pd} = 2t_{pd\_XOR}$$
  
= 2 × 100 ps  
= **200 ps**  
 $t_{cd} = 2t_{cd\_XOR}$   
= 2 × 55 ps  
= **110 ps**

Next, we calculate the cycle time:

$$T_c \ge t_{pcq} + t_{pd} + t_{setup}$$
  
 $\ge [70 + 200 + 60] \text{ ps}$   
 $= 330 \text{ ps}$   
 $f = 1 / 330 \text{ ps} = 3.03 \text{ GHz}$   
 $t_{skew} < (t_{ccq} + t_{cd}) - t_{hold}$   
 $< (50 + 110) - 20$   
 $< 140 \text{ ps}$ 

### Exercise 3.35

(b)

(a) 
$$T_c = 1 / 40 \text{ MHz} = 25 \text{ ns}$$
  
 $T_c \ge t_{pcq} + Nt_{\text{CLB}} + t_{\text{setup}}$   
 $25 \text{ ns} \ge [0.72 + N(0.61) + 0.53] \text{ ps}$   
Thus, N < 38.9  
 $N = 38$ 

$$t_{\rm skew} < (t_{ccq} + t_{cd\_{\rm CLB}}) - t_{
m hold}$$
  
 $< [(0.5 + 0.3) - 0] \text{ ns}$   
 $< 0.8 \text{ ns} = 800 \text{ ps}$ 

### Exercise 3.37

P(failure)/sec = 
$$1/\text{MTBF} = 1/(50 \text{ years} * 3.15 \text{ x } 10^7 \text{ sec/year}) = 6.34 \text{ x } 10^{-10}$$
 (EQ 3.26)

P(failure)/sec waiting for one clock cycle:  $N*(T_0/T_c)*e^{-(Tc-tsetup)/Tau}$ 

$$= 0.5 * (110/1000) * e^{-(1000-70)/100} = 5.0 \times 10^{-6}$$

P(failure)/sec waiting for two clock cycles:  $N*(T_0/T_c)*[e^{-(Tc-tsetup)/Tau}]^2$ 

= 0.5 \* (110/1000) \* 
$$[e^{-(1000-70)/100}]^2$$
 = 4.6 x 10<sup>-10</sup>

This is just less than the required probability of failure (6.34 x  $10^{-10}$ ). Thus, **2 cycles** of waiting is just adequate to meet the MTBF.

#### Exercise 3.39

We assume a two flip-flop synchronizer. The most significant impact on the probability of failure comes from the exponential component. If we ignore the  $T_0/T_c$  term in the probability of failure equation, assuming it changes little with increases in cycle time, we get:

$$P(\text{failure}) = e^{-\frac{I}{\tau}}$$

$$MTBF = \frac{1}{P(failure)} = e^{\frac{T_c - t_{setup}}{\tau}}$$

$$\frac{MTBF_2}{MTBF_1} = 10 = e^{\frac{T_{c2} - T_{c1}}{30ps}}$$

$$T_{c2} - T_{c1} = 69ps$$

Solving for  $T_{c2}$  -  $T_{c1}$ , we get:

Thus, the clock cycle time must increase by  $\bf 69~ps$ . This holds true for cycle times much larger than T0 (20 ps) and the increased time (69 ps).

## Question 3.1



FIGURE 3.7 State transition diagram for Question 3.1

| current<br>state | input | nextstate |
|------------------|-------|-----------|
| S 5 : 0          | а     | S'5:0     |
| 000001           | 0     | 000010    |
| 000001           | 1     | 000001    |
| 000010           | 0     | 000010    |
| 000010           | 1     | 000100    |
| 000100           | 0     | 001000    |
| 000100           | 1     | 000001    |
| 001000           | 0     | 000010    |
| 001000           | 1     | 010000    |
| 010000           | 0     | 100000    |
| 010000           | 1     | 000001    |
| 100000           | 0     | 000010    |
| 100000           | 1     | 000001    |

TABLE 3.9 State transition table for Question 3.1

$$S'_{5} = S_{4}A$$
  
 $S'_{4} = S_{3}A$   
 $S'_{3} = S_{2}A$   
 $S'_{2} = S_{1}A$   
 $S'_{1} = A(S_{1} + S_{3} + S_{5})$   
 $S'_{0} = A(S_{0} + S_{2} + S_{4} + S_{5})$   
 $Q = S_{5}$ 



FIGURE 3.8 Finite state machine hardware for Question 3.1

### Question 3.3

A latch allows input D to flow through to the output Q when the clock is HIGH. A flip-flop allows input D to flow through to the output Q at the clock edge. A flip-flop is preferable in systems with a single clock. Latches are preferable in two-phase clocking systems, with two clocks. The two clocks are used to eliminate system failure due to hold time violations. Both the phase and frequency of each clock can be modified independently.

# **Question 3.5**



FIGURE 3.9 State transition diagram for edge detector circuit of Question 3.5

| current<br>state | input | nextstate |
|------------------|-------|-----------|
| s t a t c        | а     | s ' 1 : 0 |
| 00               | 0     | 00        |
| 00               | 1     | 01        |
| 01               | 0     | 00        |
| 01               | 1     | 10        |
| 10               | 0     | 00        |
| 10               | 1     | 10        |

TABLE 3.10 State transition table for Question 3.5

$$S'_1 = AS_1$$
  
 $S'_0 = AS_1S_0$ 

$$Q = S_1$$



FIGURE 3.10 Finite state machine hardware for Question 3.5

#### Question 3.7

A flip-flop with a negative hold time allows D to start changing *before* the clock edge arrives.

### Question 3.9

Without the added buffer, the propagation delay through the logic,  $t_{pd}$ , must be less than or equal to  $T_c$  - ( $t_{pcq}$  +  $t_{\rm setup}$ ). However, if you add a buffer to the clock input of the receiver, the clock arrives at the receiver later. The earliest that the clock edge arrives at the receiver is  $t_{\rm cd\_BUF}$  after the actual clock edge. Thus, the propagation delay through the logic is now given an extra  $t_{cd\_BUF}$ . So,  $t_{pd}$  now must be less than  $T_c$  +  $t_{cd\_BUF}$  - ( $t_{pcq}$  +  $t_{\rm setup}$ ).

David Money Harris and Sarah L. Harris,  $Digital\ Design\ and\ Computer\ Architecture,\ ©\ 2007$  by Elsevier Inc. Exercise Solutions

62 SOLUTIONS chapter 3